Arm Community
Site
Search
User
Site
Search
User
Groups
Arm Research
DesignStart
Education Hub
Graphics and Gaming
High Performance Computing
Innovation
Multimedia
Open Source Software and Platforms
Physical
Processors
Security
System
Software Tools
TrustZone for Armv8-M
中文社区
Blog
Artificial Intelligence
Automotive
Healthcare
HPC
Infrastructure
Innovation
Internet of Things
Machine Learning
Mobile
Smart Homes
Wearables
Forums
All developer forums
IP Product forums
Tool & Software forums
Pelion IoT Platform
Activity
Support
Open a support case
Documentation
Downloads
Training
Arm Approved program
Arm Design Reviews
More
Cancel
Developer Community
IP Products
System
Jump...
Cancel
System
SoC Design forum
AHB response relation with data
Blogs
Forums
Videos & Files
Help
Jump...
Cancel
New
State
Not Answered
Replies
4 replies
Subscribers
71 subscribers
Views
3003 views
Users
0 members are here
AHB.AMBA
Bus Architecture
Related
AHB response relation with data
Offline
Hariprem Arora
over 6 years ago
Note: This was originally posted on 30th September 2008 at
http://forums.arm.com
Hi,
I have an issue regarding AHB responses relation
with data in case of
AHB write transfers
.
As we know that the address phase of any transfer occurs during
the data phase of the previous transfer (pipelined operation).
So if we consider all signals to be synchronous to AHB clock, does it mean
that data of any transfer occurs during response of previous transfer.
Please refer to the attached waveform and explain if its true.
Thanks,
Hari
Parents
0
Offline
Hariprem Arora
over 6 years ago
Note: This was originally posted on 1st October 2008 at
http://forums.arm.com
Hi JD,
In reference to fig. 3-13 "Transfer with retry response" in the AMBA 2 spec,
>the IDLE transfer address phase indicated in cycle T3 has the mandatory
>HREADY high and HRESP=OKAY data phase response in the next cycle, T4.
Similarly, I can make out that RETRY response is given for the address A / data
of previous transfer.
So can i consider that response comes at next cycle when write data is given
because slave also needs a cycle to sample and give response.
Thanks,
Hari
Cancel
Up
0
Down
Reply
Accept answer
Cancel
Reply
0
Offline
Hariprem Arora
over 6 years ago
Note: This was originally posted on 1st October 2008 at
http://forums.arm.com
Hi JD,
In reference to fig. 3-13 "Transfer with retry response" in the AMBA 2 spec,
>the IDLE transfer address phase indicated in cycle T3 has the mandatory
>HREADY high and HRESP=OKAY data phase response in the next cycle, T4.
Similarly, I can make out that RETRY response is given for the address A / data
of previous transfer.
So can i consider that response comes at next cycle when write data is given
because slave also needs a cycle to sample and give response.
Thanks,
Hari
Cancel
Up
0
Down
Reply
Accept answer
Cancel
Children
No data
More questions in this forum
By title
By date
By reply count
By view count
By most asked
By votes
By quality
Descending
Ascending
All recent questions
Unread questions
Questions you've participated in
Questions you've asked
Unanswered questions
Answered questions
Questions with suggested answers
Questions with no replies
Not Answered
AXI4 transaction attributes
0
195
views
0
replies
Started
6 days ago
by
Ravi V.
Suggested Answer
AMBA 5 CHI Link Layer (L-Credit Return)
0
AMBA 5 CHI
CHI
Cache Coherent Interconnect
AMBA 5
1795
views
3
replies
Latest
7 days ago
by
Christopher Tory
Answered
Is AXI4 Ordered write observation used to support PCIE Producer/Consumer ordering model?
0
AXI4
329
views
1
reply
Latest
8 days ago
by
Christopher Tory
Not Answered
BUSY transfer just before the last transfer in a burst by a AHB Master.
0
1324
views
1
reply
Latest
23 days ago
by
Colin Campbell
Not Answered
AMBA AXI reset
0
AMBA
AXI
7738
views
3
replies
Latest
23 days ago
by
Colin Campbell
>
View all questions in SoC Design forum