Arm Community
Site
Search
User
Site
Search
User
Groups
Research Collaboration and Enablement
DesignStart
Education Hub
Innovation
Open Source Software and Platforms
Forums
AI and ML forum
Architectures and Processors forum
Arm Development Platforms forum
Arm Development Studio forum
Arm Virtual Hardware forum
Automotive forum
Compilers and Libraries forum
Graphics, Gaming, and VR forum
High Performance Computing (HPC) forum
Infrastructure Solutions forum
Internet of Things (IoT) forum
Keil forum
Morello Forum
Operating Systems forum
SoC Design and Simulation forum
中文社区论区
Blogs
AI and ML blog
Announcements
Architectures and Processors blog
Automotive blog
Graphics, Gaming, and VR blog
High Performance Computing (HPC) blog
Infrastructure Solutions blog
Innovation blog
Internet of Things (IoT) blog
Operating Systems blog
Research Articles
SoC Design and Simulation blog
Tools, Software and IDEs blog
中文社区博客
Support
Arm Support Services
Documentation
Downloads
Training
Arm Approved program
Arm Design Reviews
Community Help
More
Cancel
Support forums
Arm Development Studio forum
Unable to clear BFSR
Jump...
Cancel
Locked
Locked
Replies
2 replies
Subscribers
121 subscribers
Views
2269 views
Users
0 members are here
Options
Share
More actions
Cancel
Related
How was your experience today?
This discussion has been locked.
You can no longer post new replies to this discussion. If you have a question you can start a new discussion
Unable to clear BFSR
Offline
Vinayak Ray
over 9 years ago
Note: This was originally posted on 20th July 2010 at
http://forums.arm.com
Hi ,
I have situation where I get ERROR(0x1) on HRESP of SAHB bus , which is as expected.
I have my Bus fault handler enabled and it is being serviced. I can read the BFSR (Bus Fault Status Register)
and can see corresponding transactions on PPB bus
@ Nth cycle
HADDRppb = 0xE000ED29 ( address of BFSR )
HTRANSppb = 0x2 (NON SEQ)
HSIZEppb = 0x0 ( 8 bits transfer )
HRESPppb = 0x0
HWRITEppb = 0x0 ( Read operation of BFSR )
@N+1 cycle
HRDATAppb = 0x8200
Now for clearing the BFSR , I intend to write 0xff.
However, I see following transactions on PPB bus
@ Mth cycle
HADDRppb = 0xE000ED29 ( address of BFSR )
HTRANSppb = 0x2 (NON SEQ)
HSIZEppb = 0x0 ( 8 bits transfer )
HRESPppb = 0x0
HWRITEppb = 0x1 (Write operation of BFSR )
@M+1 th cycle
HWDATAppb = 0xffffffff
As per AHB protocol, HWDATAppb should have 0xffff_ffff in the Mth cycle itself
Can anyone help me out as why write data is coming one cycle delayed ?
As a result I am unable clear the Bus Fault Status Register( BFSR).
Thanks,
Vinayak
Parents
Offline
Simon Craske
over 9 years ago
Note: This was originally posted on 20th July 2010 at
http://forums.arm.com
In AHB, HWDATA and HRDATA both occur in cycles after the HADDR, HTRANS, HSIZE etc are presented.
hth
s.
Cancel
Up
0
Down
Cancel
Reply
Offline
Simon Craske
over 9 years ago
Note: This was originally posted on 20th July 2010 at
http://forums.arm.com
In AHB, HWDATA and HRDATA both occur in cycles after the HADDR, HTRANS, HSIZE etc are presented.
hth
s.
Cancel
Up
0
Down
Cancel
Children
No data