• TRACEDATA Capture issues

    Dave Marples
    Dave Marples

    Hi there,

    I am the author of the open source Orbuculum tools for SWO data parsing on CORTEX-M targets. I am currently expanding those tools by implementing 1, 2 & 4-bit parallel TRACEDATA capture from CORTEX-M3/M4 CPUs using a small FPGA connected to…

    • Answered
    • over 2 years ago
    • System
    • Embedded forum
  • Meet new Arm Innovator, Adam Taylor and his top 20 resources for FPGA developers

    Louise Paul
    Louise Paul

    As embedded and IoT applications continue to grow and push boundaries, there is a need for flexibility in product designs. This has resulted in a significant growth in application-optimized designs.

    The Xilinx product portfolio has been built to enable…

    • over 1 year ago
    • Innovation
    • Innovation blog
  • I am an FPGA SoC engineer and I want to create a custom SoC. Is it possible for me to learn and acquire the development flow for less than 5K EUR budget – and if so, how should I proceed?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the ‘Want to maximise your product design? See how a custom ASIC can help?' webinar, view all the questions in the round-up blog post.

    • Answered
    • over 3 years ago
    • DesignStart
    • DesignStart forum
  • Assuming knowledge of standard off-the-shelf SoC and FPGA designs, what big challenges exists for an integrated solution?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the ‘Want to maximise your product design? See how a custom ASIC can help?' webinar, view all the questions in the round-up blog post.

    • Answered
    • over 3 years ago
    • DesignStart
    • DesignStart forum
  • Could you recommend a specific FPGA board for ARM Cortex-M0 and Cortex-M3 implementation?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the webinar "Enhance your product with industry-leading processors - for no upfront license fee.”

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • The Cortex-M0 and Cortex-M3 processors are free for FPGA prototyping, but are they also free for IC prototyping?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the webinar "Enhance your product with industry-leading processors - for no upfront license fee.”

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • How to implement Cortex-M3 DesignStart Eval r0p0-02rel0 to Xilinx virtex 5 board?

    ele
    ele

    Hi.

    I came across Cortex-M3 DesignStart Eval r0p0-02rel0 implementing to the boards name of  ALTERA's MPS2+ from here https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system .

    But I'm looking for Xilinx board…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • CM3 DesignStart Build warning messages with Quartus Prime 17.0.2

    TES
    TES

    Hi,

    I am using Quartus Prime Lite 17.0.2 for building Cortex-M3 DesignStart RTL.

    I can successfully build the RTL, but I got some critical warnings as follows. Can I ignore these warnings? Is there any effects on the design by these warnings?

    Critical…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • Has anyone had problems with implementing App Note AN387 using Cortex M0 r2p0 on a Cortex-M + dev board?

    CraigS
    CraigS

    All,

    I received the Versatile Express Cortex-M Prototyping System + and am using DesignStart. I powered on the board and the operating system booted up without any problems.

    In the V2M_MPS2/MB/HBI0263C/board.txt file, the following are the sequence of…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • DesignStart Pro: APB on FPGA via Quartus Prime

    ag4inst4ll0dds
    ag4inst4ll0dds

    Hello,

    I try to implement the Cortex-M3 processor on an FPGA via Quartus Prime. I set up the SSE050 Subsystem and tried to connect several peripherals to the board. I want to test the functionality with a uVision project lighting some LEDs. To have access…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • arm cortex m3 designstart debug with st_link.

    chinaboy
    chinaboy

    I download arm cortex m3 prototype  to the CYCLON 5 FPGA .Then use keil to debug the software but when click he debug button ,I encountered an error like the one shown above.

    I don't know how to solve the problem 

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • How to Debug CM3 DesignStart in the FPGA

    hduxiaoye
    hduxiaoye

    I use the ARM Cortex-M3 DesignStart Eval on the FPGA platform, I use J-link to download the program to the system but the system is not properly implemented. I downloaded the generated Hex file via J-link to the FPGA development board via Keil. Is the…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • How to use the microphone to input sound and store on the MPS3 FPGA

    LinZihYuan
    LinZihYuan

    Such as the title, I have a board of MPS3

    I want to try to use the microphone to input the sound, then output through the speaker.

    But I have been unable to find a way. I hope someone can point me out. Thank you.

    • Answered
    • over 1 year ago
    • DesignStart
    • DesignStart forum
  • Cortex M3 on Arty A35T with Vivado 2018.3 Windows 10

    yakumoklesk
    yakumoklesk

    Hi. First of all, thanks for your attention in advance. I have to say that I am completely new in FPGA programming, but I could have never imagined that running an example with a documentation explaining it step by step could be so cumbersome and error…

    • Answered
    • over 1 year ago
    • DesignStart
    • DesignStart forum
  • DesignStart Eval on Terasic DE10-Standard Board

    ag4inst4ll0dds
    ag4inst4ll0dds

    Hello,

    For my bachelor thesis I have to implement the RTL-Code of the Cortex-M3 in the DE-10 Standard Board.
    The FPGA on the Terasic DE-10 Standard is the Cyclone V  5CSXFC6D6F31C6.

    If I try to compile the ".sof" file of the Eval package in Quartus Prime…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • FAQ: Is Quartus Prime Partial Reconfiguration license required to customize/build Arm DesignStart FPGA image?

    Michele Wilkinson
    Michele Wilkinson

    Older versions of Cortex-M0 DesignStart required obtaining an Intel® Altera® Quartus Prime partial reconfiguration license. However this is no longer necessary with the latest DesignStart packages. See below for further information.

    Cortex-M0…

    • over 2 years ago
    • DesignStart
    • DesignStart blog