• Cortex-M0 DesignStart processor size (FPGA)?

    Jack
    Jack

    Dear sirs,

    I have a question about the size of synthesized logic for Cortex-M0 DesignStart processor.

    When I use ISE of Xilinx to synthesize Cortex-M0 DesignStart processor (version r1p0-00rel0), I have result as below.

    (I configure for using Spartan…

    • Answered
    • over 3 years ago
    • DesignStart
    • DesignStart forum
  • I am an FPGA SoC engineer and I want to create a custom SoC. Is it possible for me to learn and acquire the development flow for less than 5K EUR budget – and if so, how should I proceed?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the ‘Want to maximise your product design? See how a custom ASIC can help?' webinar, view all the questions in the round-up blog post.

    • Answered
    • over 3 years ago
    • DesignStart
    • DesignStart forum
  • Assuming knowledge of standard off-the-shelf SoC and FPGA designs, what big challenges exists for an integrated solution?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the ‘Want to maximise your product design? See how a custom ASIC can help?' webinar, view all the questions in the round-up blog post.

    • Answered
    • over 3 years ago
    • DesignStart
    • DesignStart forum
  • Could you recommend a specific FPGA board for ARM Cortex-M0 and Cortex-M3 implementation?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the webinar "Enhance your product with industry-leading processors - for no upfront license fee.”

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • The Cortex-M0 and Cortex-M3 processors are free for FPGA prototyping, but are they also free for IC prototyping?

    Alexis Ogborn
    Alexis Ogborn

    This question was raised in the webinar "Enhance your product with industry-leading processors - for no upfront license fee.”

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • Cortex M0 Designstart missing/unknown files and ignored includes

    Berkay Uçkun
    Berkay Uçkun

    Hi everyone,

    I'm using Windows 10 operating system(i couldn't know if this is relevant to second part of my problem) and I want to embed Cortex M0 Designstart Design Kit on a Xilinx FPGA board. I'm currently trying to synthesize (AT510) r1p0-00rel0…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • Has anyone had problems with implementing App Note AN387 using Cortex M0 r2p0 on a Cortex-M + dev board?

    CraigS
    CraigS

    All,

    I received the Versatile Express Cortex-M Prototyping System + and am using DesignStart. I powered on the board and the operating system booted up without any problems.

    In the V2M_MPS2/MB/HBI0263C/board.txt file, the following are the sequence of…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • Simulate Cortex-M0 FPGA implementation in ModelSim

    thexeno
    thexeno

    Hello, I started to tinker with the most basic Cortex-M0 from the DesignStart.
    I am using Modelsim Student Edition, which run only on Windows (or Linux through Wine).

    I tried to start with Linux to see if at least the "make" commands are working. Problem…

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • First compile, verilog files missing

    LeChuck
    LeChuck

    Hi,

    I am just performing the first steps with the DesignStart Eval Edition (Cortex-M0), trying to compile the verilog sources to get a simulation running.

    So I changed /systems/fpga_testbench/trl_sim/makefile to use gcc and modelsim and now I want to …

    • Answered
    • over 2 years ago
    • DesignStart
    • DesignStart forum
  • Cortex-M0 DesignStart Eval

    Ping-Chieh Wang
    Ping-Chieh Wang

    Hi

    I have download the Cortex-M0 DesignStart Eval file (AT510-MN-80001-r2p0-00rel0),
    and read the ARM FPGA board (MPS2+) datasheet.

    The MPS2+ have many peripheral devices but we don't need it,
    so we want made a platform for our use.

    The user guide…

    • Answered
    • over 1 year ago
    • DesignStart
    • DesignStart forum
  • M0: remove PMU/CG

    LeChuck
    LeChuck

    Hi,

    I am using Cortex-M0 DesignStart Pro. I want to port the Model to FPGA, where I do not need any clock gating or power management. Is there a way to remove the PMU completely?

    Best regards,
    LeChuck

    • Answered
    • over 1 year ago
    • DesignStart
    • DesignStart forum
  • SWD issue in Cortex-m0

    Junyan
    Junyan

    We are using Cortex-M0 DesignStart Pro to design MCU. When we use SWD to download grogram to flash in FPGA(Cortex_m0 mcu inside),  we cannot to connect keil with FPGA, and Keil shows:" Could not stop Cortex-M device!Please check the JTAG cable. "…

    • Answered
    • over 1 year ago
    • DesignStart
    • DesignStart forum
  • Xilinx FPGA Block ROM is used as FLASH and how to load the program in to this?

    vbandaaru
    vbandaaru

    Hi,

    I am using the SoC design from Desgn Start - Eval version for Cortex-M0 with only modification of using Xilinx Block ROM as the Memory for FLASH ROM as well as for RAM.

    And my goal is to load the application into the FLASH ROM (Xilinx Block ROM) using…

    • Answered
    • over 1 year ago
    • DesignStart
    • DesignStart forum
  • Cortex-M0 DesignStart ready for Altera FPGAs

    estebanFuerte
    estebanFuerte

    Hello together, I am little bit confused regarding to the Cortex-M0DS comparability to Altera FPGAs.

    On one hand, according to the information out of the white paper An introduction to ARM Cortex-M0 Design Start it must be possible to run the Cortex-M0…

    • Answered
    • over 3 years ago
    • DesignStart
    • DesignStart forum
  • New Research Enablement Kit: SoC Design and Prototyping

    Ashkan Tousi
    Ashkan Tousi

    Arm Research Enablement are pleased to announce the release of our second Research Enablement Kit: SoC Design and Prototyping.

    Arm Cortex-M CPUs are designed to meet the needs of tomorrow’s smart and connected embedded applications and are part of the…

    • over 2 years ago
    • Arm Research
    • Research Articles
  • FAQ: Is Quartus Prime Partial Reconfiguration license required to customize/build Arm DesignStart FPGA image?

    Michele Wilkinson
    Michele Wilkinson

    Older versions of Cortex-M0 DesignStart required obtaining an Intel® Altera® Quartus Prime partial reconfiguration license. However this is no longer necessary with the latest DesignStart packages. See below for further information.

    Cortex-M0…

    • over 2 years ago
    • DesignStart
    • DesignStart blog
  • 社区用户何老师精心制作视频课程

    Song Bin 宋斌
    Song Bin 宋斌

    大家好,

    很多朋友可能知道,我们ARM社区用户藏龙卧虎,各有各的高招。他们自己还有很多宝贵的资源,可以分享给其他用户。

    今天,我推荐一下社区用户何老师的视频课程。

    何老师(何宾)是一位北京的大学教师,对于处理器,FPGA和电子科学非常了解,熟悉,他自己也为学生上课,业余时间编写ARM相关教材,在行业内很有知名度。

    最近,何老师告诉我们他分享了他的课程视频,给大家免费观看。

    希望对大家学习ARM有一定的帮助。

    以下是课程链接:

    http://edawiki.com/

    此课程适合学习Cortex-M0处理器…

    • http://edawiki.com/
    • View
    • Hide
    • over 3 years ago
    • 中文社区
    • 中文社区博客
  • Lots of ARM-related content at SNUG Silicon Valley 2017

    Phil Dworsky
    Phil Dworsky

    I'm getting excited for the annual Synopsys User's Group Meeting - SNUG Silicon Valley, which promises to be an excellent and well attended event as usual.

    It's a great place to learn the latest about Synopsys tools, IP and methodology from your…

    • https://event.synopsys.com/ehome/223666
    • View
    • Hide
    • over 3 years ago
    • Processors
    • Processors blog
  • Prototyping of ARM Cortex-M Processor systems in FPGA

    Joseph Yiu
    Joseph Yiu

    If you are a microcontroller / SoC / ASIC designer working on Cortex-M processor based systems looking for an FPGA board for prototyping, I have a great news for you: ARM has released a new FPGA board called the Cortex-M Prototyping System.

    Key featu…

    • over 6 years ago
    • Processors
    • Processors blog