• AXI transfer

    isounder
    isounder

    Consider Data interface is 64 bit.
    It is Write transfer.
    AXI master need to transfer 11 bytes and starting address is 0. Anyone suggest which one is a valid among below mentioned two scenarios.

    Scenario 1:
    Burst -> Address:0, size:3, length:1, burst_type…

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • AHB wait state insertion

    rajaraman r
    rajaraman r

      1.In AHB except a single transfer inset a wait state in middle of the burst only or insert anywhere in a burst.

      2. In INCR burst transfer can i insert a BUSY in a middle of the burst or must insert a last of the burst.

    • over 2 years ago
    • System
    • SoC Design forum
  • Why do AMBA AXI does not support AxBURST of decrementing address type?

    rssortur
    rssortur

    Use case which come to my mind is.

    1. Display controller might need to flip an image 180 degrees. Here memory reading pattern is reversed.

    2. Where ever there is LIFO (Last In Fist Out) implementations.

    • over 2 years ago
    • System
    • SoC Design forum
  • AXI WRITE DATA CHANNEL

    Muthu_venkatesh
    Muthu_venkatesh

    Hi All,

                           I am doing single write operation to AXI slave from avalon BFM. The data and address signals

    are reached into the axi slave.But if i am try to read back the data which i have written in the same location,the data is  not matched.

    It…

    • over 2 years ago
    • System
    • SoC Design forum
  • AXI read reordering depth and read interleaving depth. Are they same?AXI

    rssortur
    rssortur

    Is interleave and reorder the same concept?

    My interpretation is a slave can reorder without interleaving, which means entire read burst are reordered with no interleaving. So my understanding is they are different. Confirm my understanding.

    • over 2 years ago
    • System
    • SoC Design forum
  • why we need write strobe in axi

    verifengg
    verifengg

    why we need write strobe signal in axi where we generate in our verif env

    Thanks

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • AMBA AHB

    vinod474
    vinod474

    Hi,

    Can any one explain me how address decoding is done in amba ahb?

    • over 2 years ago
    • System
    • SoC Design forum
  • HRESP

    vinod474
    vinod474

    HRESP  is given  for address or data??

    • over 2 years ago
    • System
    • SoC Design forum
  • amba ahb

    vinod474
    vinod474

    hi,

    Is HREADY is used by the slave  to notify the master that it is ready to receive or to indicate transfer is completed??

    thanks in advance

    • over 2 years ago
    • System
    • SoC Design forum
  • Regarding WRAP burst calculation in AXI4

    pavan316
    pavan316

    Could you please help me on this topics in AXI4 protocal ::

    1. what is meant by Aligned and Unaligned address?

    2.How can I calculate WRAP boundary calculation in AXI4? please explain with example?

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • AXI WVALID before AWVALID

    srp
    srp

    what happen if WVALID asserted before AWVALID ??

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • In case of AXI4 lite protocol,what is the relation between BValid signal and Wvalid signal?

    Nitin Dixit
    Nitin Dixit

    In case of AXI4 lite protocol,whether BValid should be asserted before WVALID signal deassertion? what is the legal case?

    • over 2 years ago
    • System
    • SoC Design forum
  • AXI4-lite :Wready dependency on Awvalid and Wvalid

    Nitin Dixit
    Nitin Dixit

    In specification it is mentioned that WREADY signal can wait for AWVALID and WVALID signals.

    Does it mean that WREADY signal should be asserted only after assertion of AWVALID and WVALID signals.

    What is the relation between these signals?

    and performance…

    • over 2 years ago
    • System
    • SoC Design forum
  • AHB Lite Response

    Muthuvenkatesh
    Muthuvenkatesh

    Hi All,

                               I have doubt in ahb_lite hresp signaling when the address phase is extending.

    In the following diagram transfer address c is extending because of data phase of B.

    In 3rd clk cycle address C is sampled so that shall we expect the…

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • Relation between Hsel and Hready in AMBA AHB

    Purva
    Purva

    Hi,

    In my design I am having a scenario where my Hsel goes low during the data phase of a transfer and Hready goes high one cycle after that? (i.e hready high during address phase low during data phase and high again in the follwoing cycle 1->0 -> 1)…

    • over 2 years ago
    • System
    • SoC Design forum
  • AHB_LITE Extended address phase

    Muthuvenkatesh
    Muthuvenkatesh

    Hi All ,

                          The following figure shows the INCR4 burst transaction.

    Here the address increment is happening in each clk cycle  As per AHB protocol Single outstanding address is allowed.

    What are the possible adjustment has to be made for this transaction…

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • needs some clarification

    bala devi
    bala devi

    Difference between axi_4 and axi4_alite?

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • Difference btw AXI3 and AXI4

    Muthuvenkatesh
    Muthuvenkatesh

    Hi All ,

                Can anyone please tell the difference btw AXI3 and AXI4.

    Regards

    Muthuvenkatesh

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • Write strobe for AXI4 lite

    sandhya.moorthy
    sandhya.moorthy

    what are the possible values of strobe for a half word transfer in AXI4 lite? 

    Are these following values on WSTRB valid ?

    -1001

    -0101

    -1010

    • over 2 years ago
    • System
    • SoC Design forum
  • needs some clarifiaction

    bala devi
    bala devi

    hi,

    what are the purpose of interconnect..?and why we nedd address routing table..in axi4

    • over 2 years ago
    • System
    • SoC Design forum
  • Error scenario in AHB protocol

    VijeyShankar
    VijeyShankar

    Hi,

     I am developing a RTL code for AHB lite - AXI bridge. I want to understand what are the possible error scenarios in AHB?

    1.I can think of invalid address as the only case. Is there any other scenario?

    2. I am performing a INCR4 transfer on AHB side…

    • Answered
    • over 2 years ago
    • System
    • SoC Design forum
  • Looking for pin/bit accurate AXI4 SystemC models

    Vijayvithal
    Vijayvithal

    Hi,

    I am creating a systemC model for a peripheral which has an AXI4 interface.

    Is there a bit and pin accurate AXI4 SystemC model similar to the ones available for OCP?

    Is it available from ARM, a ThirdParty vendor, or the opensource community?

    • over 1 year ago
    • System
    • SoC Design forum
  • Alignment Address Calculation in AHB

    Aman007kc
    Aman007kc

    Hello I want to know the calculation for

    HSIZE=2 and Wrap 8

    and starting address is 0x4

    and how we are doing alignment ???

    • over 1 year ago
    • System
    • SoC Design forum
  • AXI4 Burst Transactions

    surajrgupta
    surajrgupta

    I am new to AXI4 protocol. I would like to know how many clock cycles are required to complete a AXI4 burst write transaction.

    Eg. Burst length- Two , Burst size 16 bytes.

    Please give me answers for different types of data bus width say for bus width …

    • Answered
    • over 1 year ago
    • System
    • SoC Design forum
  • View related content from anywhere
  • More
  • Cancel
<